- Choice of Open-Collector or Active Pullup (Totem-Pole) Outputs - Single 5-V Supply - Differential Line Operation - Dual-Channel Operation - TTL Compatible - ±15-V Common-Mode Input Voltage Range - Optional-Use Built-In 130-Ω Line-Terminating Resistor - Individual Frequency-Response Controls - Individual Channel Strobes - Designed for Use With SN55113, SN75113, SN55114, and SN75114 Drivers - Designed to Be Interchangeable With National DS9615 Line Receivers ### description The SN55115 and SN75115 dual differential line receivers are designed to sense small differential signals in the presence of large common-mode noise. These devices give TTL-compatible output signals as a function of the differential input voltage. The open-collector output configuration permits the wire-ANDing of similar TTL outputs (such as SN5401/SN7401) or other SN55115/SN75115 line receivers. This permits a level of logic to be implemented without extra delay. NC - No internal connection The output stages are similar to TTL totem-pole outputs, but with sink outputs, 1YS and 2YS, and the corresponding active pullup terminals, 1YP and 2YP, available on adjacent package pins. The frequency response and noise immunity may be provided by a single external capacitor. A strobe input is provided for each channel. With the strobe in the low level, the receiver is disabled and the outputs are forced to a high level. The SN55115 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN75115 is characterized for operation from 0°C to 70°C. ### **FUNCTION TABLE** | STRB | DIFF INPUT<br>(A AND B) | OUTPUT<br>(YP AND YS<br>TIED<br>TOGETHER) | |------|-------------------------|-------------------------------------------| | L | Х | Н | | Н | L | Н | | Н | Н | L | $H = V_1 \ge V_{IH}$ min or $V_{ID}$ more positive than $V_{T+}$ max $L = V_1 \le V_{IL}$ max or $V_{ID}$ more negative than $V_{T-}$ max X = irrelevant Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # logic diagram (positive logic) ### schematic (each receiver) Resistor values are nominal and in ohms. Pin numbers shown are for the J, N, and W packages. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | 7 V | |------------------------------------------------------------------------------|------------------------------| | Input voltage V <sub>I</sub> (A, B, and R <sub>T</sub> ) | | | Input voltage V <sub>I</sub> (STRB) | | | Off-state voltage applied to open-collector outputs | 14 V | | Continuous total power dissipation | See Dissipation Rating Table | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Case temperature for 60 seconds: FK package | | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J or W package | ge 300°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N package | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values, except differential input voltage, are with respect to network ground terminal. SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998 ### **DISSIPATION RATING TABLE** | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |-----------------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------| | FK <sup>†</sup> | 1375 mW | 11.0 mW/°C | 880 mW | 275 mW | | J† | 1375 mW | 11.0 mW/°C | 880 mW | 275 mW | | N | 1150 mW | 9.2 mW/°C | 736 mW | _ | | wt | 1000 mW | 8.0 mW/°C | 640 mW | 200 mW | <sup>†</sup> In the FK, J, and W packages, SN55115 chips are either silver glass or alloy mounted. SN75115 chips are glass mounted. # recommended operating conditions | | SN55115 | | | , | UNIT | | | |---------------------------------------------------|-------------|---|-----|------|------|------|----| | | MIN NOM MAX | | MIN | NOM | MAX | UNIT | | | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level input voltage at STRB, V <sub>IH</sub> | 2.4 | | | 2.4 | | | V | | Low-level input voltage at STRB, V <sub>IL</sub> | | | 0.4 | | | 0.4 | V | | High-level output current, IOH | | | -5 | | | -5 | mA | | Low-level output current, IOL | | | 15 | | | 15 | mA | | Operating free-air temperature, TA | -55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | 750 | r completions | | | SN55115 | | 5 | N75115 | | LINUT | |----------------------|-----------------------------------|----------------------------------------------|----------------------------|-----------------------|------------------|------------------|------|------------------|------------------|------|-------| | | PARAMETER | IES | r conditions† | | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP <sup>‡</sup> | MAX | UNIT | | V <sub>IT+</sub> § | Positive-going threshold voltage | V <sub>O</sub> = 0 .4 V, | I <sub>OL</sub> = 15 mA, | VIC = 0 | | | 500 | | | 500 | mV | | V <sub>IT</sub> _§ | Negative-going threshold voltage | V <sub>O</sub> = 2 .4 V, | $I_{OH} = -5 \text{ mA},$ | VIC = 0 | -500¶ | | | -500¶ | | | mV | | VICR | Common-mode input voltage range | V <sub>ID</sub> = ±1 V | | | +15<br>to<br>-15 | +24<br>to<br>-19 | | +15<br>to<br>-15 | +24<br>to<br>-19 | | ٧ | | | | | 0.5.1/ | $T_A = MIN$ | 2.2 | | | 2.4 | | | | | Vон | High-level ouput voltage | $V_{CC} = MIN$ ,<br>$I_{OH} = -5 \text{ mA}$ | $V_{ID} = -0.5 V$ , | $T_A = 25^{\circ}C$ | 2.4 | 3.4 | | 2.4 | 3.4 | | V | | | | 011 | | $T_A = MAX$ | 2.4 | | | 2.4 | | | | | VOL | Low-level output voltage | $V_{CC} = MIN,$<br>$I_{OL} = 15 \text{ mA}$ | $V_{ID} = -0.5 V,$ | | | 0.22 | 0.4 | | 0.22 | 0.45 | V | | | | ., | ., | $T_A = MIN$ | | | -0.9 | | | -0.9 | | | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = MAX,<br>Other input at 5.5 | V <sub>I</sub> = 0.4 V, | $T_A = 25^{\circ}C$ | | -0.5 | -0.7 | | -0.5 | -0.7 | mA | | | | | | $T_A = MAX$ | | | -0.7 | | | -0.7 | | | Ish | High-level strobe | V <sub>CC</sub> = MIN, | $V_{ID} = -0.5 V$ , | T <sub>A</sub> = 25°C | | - | 2 | | | 5 | μΑ | | -311 | current | V <sub>strobe</sub> = 4.5 V | | $T_A = MAX$ | | | 5 | | | 10 | | | I <sub>SL</sub> | Low-level strobe<br>current | $V_{CC} = MAX,$<br>$V_{strobe} = 0.4 V$ | $V_{ID} = 0.5 V,$ | T <sub>A</sub> = 25°C | | -1.15 | -2.4 | | -1.15 | -2.4 | mA | | I(RTC) | Response-time-<br>control current | $V_{CC} = MAX,$<br>$V_{RC} = 0$ | $V_{ID} = 0.5 V,$ | T <sub>A</sub> = 25°C | -1.2 | -3.4 | | -1.2 | -3.4 | | mA | | | | V <sub>CC</sub> = MIN, | V <sub>OH</sub> = 12 V, | T <sub>A</sub> = 25°C | | | 100 | | | | | | I <sub>O</sub> (off) | Off-state open-collector | $V_{ID} = -4.5 \text{ V}$ | _ | $T_A = MAX$ | | | 200 | | | | μΑ | | 10(011) | output current | V <sub>CC</sub> = MIN, | $V_{OH} = 5.25 \text{ V},$ | $T_A = 25^{\circ}C$ | | | | | | 100 | μΛ | | | | $V_{ID} = -4.75 \text{ V}$ | | $T_A = MAX$ | | | | | | 200 | | | R <sub>T</sub> | Line-terminating resistance | V <sub>CC</sub> = 5 V | | T <sub>A</sub> = 25°C | 77 | 130 | 167 | 74 | 130 | 179 | Ω | | los | Supply-circuit output current# | $V_{CC} = MAX,$<br>$V_{O} = 0$ | $V_{ID} = -0.5 V,$ | T <sub>A</sub> = 25°C | -15 | -40 | -80 | -14 | -40 | -100 | mA | | Icc | Supply current (both receivers) | $V_{CC} = MAX,$<br>$V_{IC} = 0$ | $V_{ID} = 0.5 V,$ | T <sub>A</sub> = 25°C | | 32 | 50 | | 32 | 50 | mA | <sup>†</sup> Unless otherwise noted, V<sub>Strobe</sub> = 2.4 V. All parameters with the exception of off-state open-collector output current are measured with the active pullup connected to the sink output. <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5$ V, $T_A = 25$ °C, and $V_{IC} = 0$ . <sup>§</sup> Differential voltages are at the B input terminal with respect to the A input terminal. The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold voltages only. <sup>#</sup>Only one output should be shorted to ground at a time, and duration of the short circuit should not exceed one second. SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998 # switching characteristics, $V_{CC}$ = 5 V, $C_L$ = 30 pF, $T_A$ = 25°C | PARAMETER | | TEST CON | SN55115 | | | SN75115 | | | UNIT | | |------------------|-----------------------------------------------------|-------------------------------|--------------|-----|-----|---------|-----|-----|------|----| | | | TEST CON | MIN | TYP | MAX | MIN | TYP | MAX | ONIT | | | <sup>t</sup> PLH | Propagation delay time, low-to-high level output | $R_L = 3.9 \text{ k}\Omega$ , | See Figure 1 | | 18 | 50 | | 18 | 75 | ns | | tPHL | Propagation delay time,<br>high-to-low level output | R <sub>L</sub> = 390 Ω, | See Figure 1 | | 20 | 50 | | 20 | 75 | ns | ### PARAMETER MEASUREMENT INFORMATION NOTES: A. The pulse generator has the following characteristics: $Z_O$ = 50 $\Omega$ , PRR $\leq$ 500 kHz, $t_W \leq$ 100 ns, duty cycle = 50%. B. C<sub>L</sub> includes probe and jig capacitance. Figure 1. Test Circuit and Voltage Waveforms ### TYPICAL CHARACTERISTICS<sup>†</sup> # INPUT CURRENT vs INPUT VOLTAGE Output Not Under Test at 0 V TA = 25°C The state of sta V<sub>I</sub> – Input Voltage – V Figure 2 <sup>†</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output. ### TYPICAL CHARACTERISTICS Figure 8 ### TYPICAL CHARACTERISTICS† <sup>†</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output. ### TYPICAL CHARACTERISTICS<sup>†</sup> <sup>†</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output. $\ddagger$ Z<sub>O</sub> = R<sub>T</sub>. A capacitor may be connected in series with Z<sub>O</sub> to reduce power dissipation. Figure 15. Basic Party-Line or Data-Bus Differential Data Transmission www.ti.com 10-Jun-2025 ### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------------------------| | 5962-88745012A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>88745012A<br>SNJ55<br>115FK | | 5962-8874501FA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8874501FA<br>SNJ55115W | | JM38510/10404BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510<br>/10404BEA | | JM38510/10404BEA.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510<br>/10404BEA | | M38510/10404BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510<br>/10404BEA | | SN55115J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN55115J | | SN55115J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN55115J | | SN75115D | Active | Production | SOIC (D) 16 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SN75115D.A | Active | Production | SOIC (D) 16 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SN75115DR | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SN75115DR.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SN75115N | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN75115N | | SN75115N.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN75115N | | SN75115NE4 | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN75115N | | SN75115NSR | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SN75115NSR.A | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75115 | | SNJ55115FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>88745012A<br>SNJ55<br>115FK | | SNJ55115FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>88745012A<br>SNJ55<br>115FK | | SNJ55115J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SNJ55115J | 10-Jun-2025 SNJ55115W www.ti.com | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|-----------------------------| | | | | | | | (4) | (5) | | | | SNJ55115J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SNJ55115J | | SNJ55115W | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8874501FA<br>SNJ55115W | | SNJ55115W.A | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8874501FA | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF SN55115, SN75115: Catalog: SN75115 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 10-Jun-2025 • Military : SN55115 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN75115DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN75115NSR | SOP | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | www.ti.com 23-May-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN75115DR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN75115NSR | SOP | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | www.ti.com 23-May-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-88745012A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-8874501FA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SN75115D | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN75115D.A | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN75115N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN75115N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN75115NE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ55115FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ55115FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ55115W | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ55115W.A | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F16) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF ### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated